

#### 28.4.9 GTM TOP-Level Configuration Registers Description

#### 28.4.9.1 Register GTM\_REV

Please keep in mind, that the actual Revision number is the reset value. This reset value is dependent on the delivery done by Bosch AE for the actual device. In case of Infineon's decision to change via metal fix for a different version, the reset value contains the initial version.

#### **GTM Version Control Register**

Note: The numbers are encoded in BCD. Values "A" - "F" are characters.



| Field     | Bits  | Туре | Description                                                             |
|-----------|-------|------|-------------------------------------------------------------------------|
| STEP      | 7:0   | r    | Release step GTM Release step                                           |
| NO        | 11:8  | r    | <b>Delivery number</b> Define delivery number of GTM specification.     |
| MINOR     | 15:12 | r    | Minor version number  Define minor version number of GTM specification. |
| MAJOR     | 19:16 | r    | Major version number Define major version number of GTM specification.  |
| DEV_CODE0 | 23:20 | r    | Device encoding digit 0 Device encoding digit 0.                        |
| DEV_CODE1 | 27:24 | r    | Device encoding digit 1 Device encoding digit 1.                        |
| DEV_CODE2 | 31:28 | r    | Device encoding digit 2 Device encoding digit 2.                        |



## 28.4.9.2 Register GTM\_RST

## **GTM Global Reset Register**

#### **RST**

| GTM G | lobal R | eset R | egiste | r                             |    |    | (00000 | 04 <sub>H</sub> ) |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub>                              |
|-------|---------|--------|--------|-------------------------------|----|----|--------|-------------------|----|----|---------|--------|---------|---------|------------------------------------------------|
| 31    | 30      | 29     | 28     | 27                            | 26 | 25 | 24     | 23                | 22 | 21 | 20      | 19     | 18      | 17      | 16                                             |
|       |         | 0      | 1      | BRIDG<br>E_MO<br>DE_W<br>RDIS |    |    | 1      | 1                 | 1  | 0  |         | 1      | 1       | 1       |                                                |
|       |         | r      | •      | rw                            |    |    |        |                   |    | r  |         |        |         |         | <u>.                                      </u> |
| 15    | 14      | 13     | 12     | 11                            | 10 | 9  | 8      | 7                 | 6  | 5  | 4       | 3      | 2       | 1       | 0                                              |
|       | 1       | ı      | I i    | 1 1                           |    | ı  | 0      | 1                 | ı  | ı  | ı       | 1      | 1       | ı       | 0                                              |
| 1     |         | •      |        |                               |    |    | r      |                   | •  |    |         |        |         | •       | r                                              |

| Field                 | Bits                 | Туре | Description                                                                                                                                          |
|-----------------------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| BRIDGE_MOD<br>E_WRDIS | 27                   | rw   | GTM_BRIDGE_MODE write disable This bit is write protected by bit RF_PROT                                                                             |
|                       |                      |      | <ul><li>0<sub>B</sub> Writing of GTM_BRIDGE_MODE register is enabled</li><li>1<sub>B</sub> Writing of GTM_BRIDGE_MODE register is disabled</li></ul> |
| 0                     | 0,<br>26:1,<br>31:28 | r    | Reserved Read as zero, shall be written as zero.                                                                                                     |

## 28.4.9.3 Register GTM\_CTRL

## **GTM Global Control Register**

#### **CTRL**

| GTM G | lobal C | ontrol | Regist        | er |    |    | (0000 | 08 <sub>H</sub> ) |        | Ар       | plicati | on Res | et Valı | ıe: 000     | 0 0001 <sub>H</sub> |
|-------|---------|--------|---------------|----|----|----|-------|-------------------|--------|----------|---------|--------|---------|-------------|---------------------|
| 31    | 30      | 29     | 28            | 27 | 26 | 25 | 24    | 23                | 22     | 21       | 20      | 19     | 18      | 17          | 16                  |
|       | ı       | 1      | !             | •  |    | ı  |       | 0                 | 1      | 1        | ı       | !      |         | '           |                     |
|       | 1       | 1      | l .           | 1  | 1  | 1  | 1     | r                 | 1      | 1        | 1       | l .    | 1       |             | 1                   |
| 15    | 14      | 13     | 12            | 11 | 10 | 9  | 8     | 7                 | 6      | 5        | 4       | 3      | 2       | 1           | 0                   |
| ,     | AEIM_C  | LUSTER | `<br><b>?</b> |    | 0  | 1  |       | '<br>!            | TO_VAI | <u>-</u> | 1       |        | 0       | TO_M<br>ODE | RF_PR<br>OT         |
|       |         | r      |               |    | r  | •  | •     | •                 | rw     | •        | •       |        | r       | rw          | rw                  |



| Field            | Bits                   | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RF_PROT          | 0                      | rw   | RST and FORCINT protection  0 <sub>B</sub> SW RST (global), SW interrupt FORCINT, and SW RAM reset functionality is enabled  1 <sub>B</sub> SW RST (global), SW interrupt FORCINT, and SW RAM reset functionality is disabled                                                                                                                                                                                                                                                                                                                                                                                            |
| TO_MODE          | 1                      | rw   | AEI timeout mode  0 <sub>B</sub> Observe: If timeout_counter=0 the address and rw signal in addition with timeout flag will be stored to the GTM_AEI_ADDR_XPT register. Following timeout_counter=0 accesses will not overwrite the first entry in the aei_addr_timeout register. Clearing the timeout flag/aei_status error_code will reenable the storing of a next faulty access.  1 <sub>B</sub> Abort: In addition to observe mode, the pending access will be aborted by signaling an illegal module access on aei_status and sending ready. In case of a read, deliver as data 0 by serving of next AEI accesses. |
| TO_VAL           | 8:4                    | rw   | AEI timeout value These bits define the number of cycles after which a timeout event occurs. When TO_VAL equals zero (0) the AEI timeout functionality is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| AEIM_CLUSTE<br>R | 15:12                  | r    | AEIM cluster number These bits show the number of the AEI master port cluster which throws the interrupts AEIM_USP_ADDR, AEIM_IM_ADDR and AEIM_USP_BE depending on the AEI master port access status.Note: If one of the corresponding irq notify bits (6:4) is set, this bit field will be frozen until the interrupt notify bits (6:4) are cleared.                                                                                                                                                                                                                                                                    |
| 0                | 3:2,<br>11:9,<br>31:16 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

## 28.4.9.4 Register GTM\_AEI\_ADDR\_XPT

#### **GTM AEI Timeout Exception Address Register**

# AEI\_ADDR\_XPT GTM AEI Timeout Exception Address Register (00000C<sub>H</sub>)

### Application Reset Value: 0000 0000<sub>H</sub>





| Field   | Bits  | Туре | Description                                                                                                    |
|---------|-------|------|----------------------------------------------------------------------------------------------------------------|
| TO_ADDR | 19:0  | r    | AEI timeout address This bit field defines the AEI address for which the AEI timeout event occurred.           |
| TO_W1R0 | 20    | r    | AEI timeout Read/Write flag This bit defines the AEI Read/Write flag for which the AEI timeout event occurred. |
| 0       | 31:21 | r    | Reserved Read as zero, shall be written as zero.                                                               |

## 28.4.9.5 Register GTM\_AEI\_STA\_XPT

#### **GTM AEI Non Zero Status Register**

| AEI_ST<br>GTM AI | _         |    | tatus R | Registe | r  |    | (00002 | 2C <sub>H</sub> ) |           | Αŗ | plicatio | n Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|------------------|-----------|----|---------|---------|----|----|--------|-------------------|-----------|----|----------|-------|---------|---------|-------------------|
| 31               | 30        | 29 | 28      | 27      | 26 | 25 | 24     | 23                | 22        | 21 | 20       | 19    | 18      | 17      | 16                |
|                  |           |    |         | •       | 0  |    |        |                   |           |    | W1R0     |       | AD      | DR      |                   |
|                  | l         | I  | I       |         | r  | I  |        | 1                 | l         |    | r        |       | İ       | r       |                   |
| 15               | 14        | 13 | 12      | 11      | 10 | 9  | 8      | 7                 | 6         | 5  | 4        | 3     | 2       | 1       | 0                 |
|                  | 1         | ı  | ı       | 1       | ı  | ı  | AD     | DR                | 1         | 1  | , ,      |       | 1       | ı       | '                 |
| 1                | <b>——</b> | L  | L       | 1       | L  | L  | 1      | r                 | <b>——</b> |    |          |       | 1       |         | 1                 |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                       |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 19:0  | r    | AEI exception address  This bit field captures the address of the first AEI access resulting with a non-zero AEI status signal. The bit field can be cleared by clearing the interrupt flags AEI_USP_ADDR,AEI_USP_BE, and AEI_IM_ADDR in the register GTM_IRQ_NOTIFY.                                                                                             |
| W1R0  | 20    | r    | AEI exception Read/Write flag This bit defines the AEI Read/Write flag for which the AEI non-zero event occurred. This bit field captures the address of the first AEI access resulting with a non-zero AEI status signal. The bit field can be cleared by clearing the interrupt flags AEI_USP_ADDR, AEI_USP_BE, and AEI_IM_ADDR in the register GTM_IRQ_NOTIFY. |
| 0     | 31:21 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                  |



## 28.4.9.6 Register GTM\_IRQ\_NOTIFY

## **GTM Interrupt Notification Register**

| IR | 0 | N | Ο. | ΤI | F١ | Y |
|----|---|---|----|----|----|---|
|    |   |   |    |    |    |   |

| GTM | Inte | errup | t Notif | ication                       | Regi | ster |       | (00001                        | LO <sub>H</sub> ) |        | Application Reset Value: 0000 0000 |        |                |                     |                      |                |
|-----|------|-------|---------|-------------------------------|------|------|-------|-------------------------------|-------------------|--------|------------------------------------|--------|----------------|---------------------|----------------------|----------------|
| 31  |      | 30    | 29      | 28                            | 27   | 26   | 25    | 24                            | 23                | 22     | 21                                 | 20     | 19             | 18                  | 17                   | 16             |
|     | 0    |       | _       | CLK_E<br>N_EXP<br>_STAT<br>E0 |      | 0    | N_ERR | CLK_E<br>N_ERR<br>_STAT<br>E0 |                   | 1      |                                    | •      | )              | 1                   | 1                    |                |
|     | r    |       | r       | r                             |      | r    | r     | r                             | •                 |        |                                    |        | ſ              |                     |                      |                |
| 15  |      | 14    | 13      | 12                            | 11   | 10   | 9     | 8                             | 7                 | 6      | 5                                  | 4      | 3              | 2                   | 1                    | 0              |
|     | 1    |       | ı       | 0                             |      | ı    |       | CLK_P<br>ER_ER<br>R           | CLK_E<br>N_ERR    | IISD R | AEIM_<br>IM_AD<br>DR               | IISD A | AEI_U<br>SP_BE | AEI_I<br>M_AD<br>DR | AEI_U<br>SP_AD<br>DR | AEI_T<br>O_XPT |
|     | ,    |       |         | r                             |      |      |       | rw                            | rw                | rw     | rw                                 | rw     | rw             | rw                  | rw                   | rw             |

| Field             | Bits | Type | Description                                                                                                                                                                                                                                                                                          |
|-------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEI_TO_XPT        | 0    | rw   | AEI timeout exception occurred  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw, otherwise no clear.) A read access leaves the bit unchanged.  0 <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_TO_XPT interrupt was raised by the AEI Timeout detection unit |
| AEI_USP_ADD<br>R  | 1    | rw   | AEI unsupported address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_USP_ADDR interrupt was raised by the AEI interface                                                  |
| AEI_IM_ADDR       | 2    | rw   | AEI illegal Module address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_IM_ADDR interrupt was raised by the AEI interface                                                |
| AEI_USP_BE        | 3    | rw   | AEI unsupported byte enable interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEI_USP_BE interrupt was raised by the AEI interface                                                |
| AEIM_USP_AD<br>DR | 4    | rw   | AEI master port unsupported address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEIM_USP_ADDR interrupt was raised by the AEI master port interface                         |



| Field                 | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|-----------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| AEIM_IM_ADD<br>R      | 5    | rw   | AEI master port illegal Module address interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEIM_IM_ADDR interrupt was raised by the AEI master port interface                                                                                        |  |  |  |  |  |
| AEIM_USP_BE           | 6    | rw   | AEI master port unsupported byte enable interrupt This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> AEIM_USP_BE interrupt was raised by the AEI master port interface                                                                                        |  |  |  |  |  |
| CLK_EN_ERR            | 7    | rw   | Clock enable error interrupt  This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  Read as zero in case of INT_CLK_EN_GEN = 0b1.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> CLK_EN_ERR interrupt was raised by clock enable watchdog                                                                      |  |  |  |  |  |
| CLK_PER_ERR           | 8    | rw   | Clock period error interrupt  This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  Read as zero in case of INT_CLK_EN_GEN = 0b1.  O <sub>B</sub> No interrupt occurred  1 <sub>B</sub> CLK_PER_ERR interrupt was raised by clock enable watchdog                                                                     |  |  |  |  |  |
| CLK_EN_ERR_<br>STATE0 | 24   | r    | This bit field defines the GTM external clk enable state for internal clock aei_sys_clkat occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk disabled  1 <sub>B</sub> Internal clock aei_sys_clk enabled                               |  |  |  |  |  |
| CLK_EN_ERR_<br>STATE1 | 25   | r    | This bit field defines the GTM external clk enable state for internal clock aei_sys_clk / 2 at occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk / 2 disabled  1 <sub>B</sub> Internal clock aei_sys_clk / 2 enabled                  |  |  |  |  |  |
| CLK_EN_EXP_<br>STATE0 | 28   | r    | Expected clock enable state  This bit field defines the GTM expected clk enable state for internal clock aei_sys_clk at occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk disabled  1 <sub>B</sub> Internal clock aei_sys_clk enabled |  |  |  |  |  |



| Field                 | Bits                     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_EN_EXP_<br>STATE1 | 29                       | r    | Expected clock enable state  This bit field defines the GTM expected clk enable state for internal clock aei_sys_clk / 2 at occurrence of the CLK_EN_ERR event.  Function only available with INT_CLK_EN_GEN = 0b0:  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Internal clock aei_sys_clk / 20 disabled  1 <sub>B</sub> Internal clock aei_sys_clk / 20 enabled |
| 0                     | 23:9,<br>27:26,<br>31:30 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                    |

## 28.4.9.7 Register GTM\_IRQ\_EN

#### **GTM Interrupt Enable Register**

| G | I IVI | mile | rupt | Enable | Register |
|---|-------|------|------|--------|----------|
|   |       |      |      |        |          |

| IRQ_E    | N<br>nterrup | t Enab | le Regi | ister |    |    | (0000 | 14 <sub>H</sub> )             |       | Ар    | plicatio       | on Res         | et Valu | e: 0000        | 0000 <sub>H</sub> |
|----------|--------------|--------|---------|-------|----|----|-------|-------------------------------|-------|-------|----------------|----------------|---------|----------------|-------------------|
| 31       | 30           | 29     | 28      | 27    | 26 | 25 | 24    | 23                            | 22    | 21    | 20             | 19             | 18      | 17             | 16                |
|          | ·            | ļ      | ļ       | '     | ·  | ļ  |       | 0                             | Į.    | !     | i              | ļ.             | i       | Į              |                   |
| <u> </u> |              | 1      | 1       |       |    | 1  |       | r                             | I     |       |                |                |         |                |                   |
| 15       | 14           | 13     | 12      | 11    | 10 | 9  | 8     | 7                             | 6     | 5     | 4              | 3              | 2       | 1              | 0                 |
|          |              | 1      | 0       |       |    | 1  | ER_ER | CLK_E<br>N_ERR<br>_IRQ_<br>EN | USP_B | IM_AD | USP_A<br>DDR_I | SP_BE<br>_IRQ_ | M_AD    | SP_AD<br>DR_IR | O_XPT             |
|          |              |        | r       |       |    |    | rw    | rw                            | rw    | rw    | rw             | rw             | rw      | rw             | rw                |

| Field                    | Bits | Туре | Description                                                                                                                                                                   |
|--------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEI_TO_XPT_I<br>RQ_EN    | 0    | rw   | AEI_TO_XPT_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM    |
| AEI_USP_ADD<br>R_IRQ_EN  | 1    | rw   | AEI_USP_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM  |
| AEI_IM_ADDR<br>_IRQ_EN   | 2    | rw   | AEI_IM_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM   |
| AEI_USP_BE_I<br>RQ_EN    | 3    | rw   | AEI_USP_BE_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM 1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM     |
| AEIM_USP_AD<br>DR_IRQ_EN | 4    | rw   | AEI_MUSP_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |



| Field                   | Bits | Туре | Description                                                                                                                                                                                                                |
|-------------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEIM_IM_ADD<br>R_IRQ_EN | 5    | rw   | AEIM_IM_ADDR_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM                                               |
| AEIM_USP_BE<br>_IRQ_EN  | 6    | rw   | AEIM_USP_BE_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM                                                |
| CLK_EN_ERR_<br>IRQ_EN   | 7    | rw   | CLK_EN_ERR_IRQ interrupt enable  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM  |
| CLK_PER_ERR<br>_IRQ_EN  | 8    | rw   | CLK_PER_ERR_IRQ interrupt enable  Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |
| 0                       | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                           |

## 28.4.9.8 Register GTM\_IRQ\_FORCINT

## **GTM Software Interrupt Generation Register**

## IRO FORCINT

| • |    | oftwar |    | rupt G | enerati | ion Reg | gister | (00001 | L8 <sub>H</sub> ) |                         | Ар    | plicatio | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---|----|--------|----|--------|---------|---------|--------|--------|-------------------|-------------------------|-------|----------|--------|---------|---------|-------------------|
| 3 | 1  | 30     | 29 | 28     | 27      | 26      | 25     | 24     | 23                | 22                      | 21    | 20       | 19     | 18      | 17      | 16                |
|   | ,  |        | !  | ,      | ,       | ,       |        |        | 0                 | ı                       | I     | ı        |        |         | ı       |                   |
|   |    |        |    |        |         |         |        |        | r                 |                         |       |          |        |         |         |                   |
| 1 | .5 | 14     | 13 | 12     | 11      | 10      | 9      | 8      | 7                 | 6                       | 5     | 4        | 3      | 2       | 1       | 0                 |
|   | ľ  |        |    | 0      | 1       | 1       | 1      | LK_PE  | LK_EN             | TRG_A<br>EIM_U<br>SP_BE | EIM_I | EIM_U    | EI_US  | EI_IM_  |         | EI_TO             |
|   |    |        | •  | r      |         |         | ·      | rw     | rw                | rw                      | rw    | rw       | rw     | rw      | rw      | rw                |

| Field                | Bits | Туре | Description                                                                                                                                                                                                                                                   |
|----------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRG_AEI_TO_<br>XPT   | 0    | rw   | Trigger AEI_TO_XPT_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_TO_XPT_IRQ interrupt for one clock cycle     |
| TRG_AEI_USP<br>_ADDR | 1    | rw   | Trigger AEI_USP_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_USP_ADDR_IRQ interrupt for one clock cycle |



| Field                 | Bits | Type | Description                                                                                                                                                                                                                                                                                               |
|-----------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRG_AEI_IM_<br>ADDR   | 2    | rw   | Trigger AEI_IM_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_IM_ADDR_IRQ interrupt for one clock cycle                                               |
| TRG_AEI_USP<br>_BE    | 3    | rw   | Trigger AEI_USP_BE_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEI_USP_BE_IRQ interrupt for one clock cycle                                                 |
| TRG_AEIM_US<br>P_ADDR | 4    | rw   | Trigger AEIM_USP_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEIM_USP_ADDR_IRQ interrupt for one clock cycle                                           |
| TRG_AEIM_IM<br>_ADDR  | 5    | rw   | Trigger AEIM_IM_ADDR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEIM_IM_ADDR_IRQ interrupt for one clock cycle                                             |
| TRG_AEIM_US<br>P_BE   | 6    | rw   | Trigger AEIM_USP_BE_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert AEIM_USP_BE_IRQ interrupt for one clock cycle                                               |
| TRG_CLK_EN_<br>ERR    | 7    | rw   | Trigger CLK_EN_ERR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL Read as zero in case of INT_CLK_EN_GEN = 0b1.  O <sub>B</sub> No interrupt triggering  1 <sub>B</sub> Assert CLK_EN_ERR_IRQ interrupt for one clock cycle  |
| TRG_CLK_PE<br>R_ERR   | 8    | rw   | Trigger CLK_PER_ERR_IRQ interrupt by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of CTRL Read as zero in case of INT_CLK_EN_GEN = 0b1.  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert CLK_PER_ERR_IRQ interrupt for one clock cycle |
| 0                     | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                          |



### 28.4.9.9 Register GTM\_IRQ\_MODE

#### **GTM Top Level Interrupts Mode Selection Register**

#### IRQ\_MODE



| Field    | Bits | Туре                                                                                | Description                                                                             |
|----------|------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| IRQ_MODE | 1:0  | rw                                                                                  | Interrupt strategy mode selection for the AEI timeout and address monitoring interrupts |
|          |      |                                                                                     | The interrupt modes are described in <b>Section 28.4.5</b> . Note: This mode            |
|          |      | selection is only valid for the six interrupts described in section <b>Register</b> |                                                                                         |
|          |      |                                                                                     | GTM_IRQ_NOTIFY                                                                          |
|          |      |                                                                                     | 00 <sub>B</sub> Level mode                                                              |
|          |      |                                                                                     | 01 <sub>B</sub> Pulse mode                                                              |
|          |      |                                                                                     | 10 <sub>B</sub> Pulse-Notify mode                                                       |
|          |      |                                                                                     | 11 <sub>B</sub> Single-Pulse mode                                                       |
| 0        | 31:2 | r                                                                                   | Reserved                                                                                |
|          |      |                                                                                     | Read as zero, shall be written as zero.                                                 |

#### 28.4.9.10 Register GTM\_BRIDGE\_MODE

#### **GTM AEI Bridge Mode Register**

Note: All writable bits are write protected by bit BRIDGE\_MODE\_WRDIS

## ${\bf BRIDGE\_MODE}$

| GTM A | El Brid | ge Mod | de Regis               | ster |    | (000030 <sub>H</sub> ) |                     |    |    | Application Reset Value: 0200 1001 |    |    |                     |    | 0 1001 <sub>H</sub> |
|-------|---------|--------|------------------------|------|----|------------------------|---------------------|----|----|------------------------------------|----|----|---------------------|----|---------------------|
| 31    | 30      | 29     | 28                     | 27   | 26 | 25                     | 24                  | 23 | 22 | 21                                 | 20 | 19 | 18                  | 17 | 16                  |
|       |         |        | BUFF                   | _DPT |    |                        |                     |    |    |                                    | 0  |    |                     |    | BRG_R<br>ST         |
|       |         |        | ı                      | ſ    |    |                        |                     |    |    | I.                                 | r  |    |                     |    | rw                  |
| 15    | 14      | 13     | 12                     | 11   | 10 | 9                      | 8                   | 7  | 6  | 5                                  | 4  | 3  | 2                   | 1  | 0                   |
|       | 0       |        | SYNC_<br>INPUT<br>_REG | (    | 0  | BUFF_<br>OVL           | MODE<br>_UP_P<br>GR |    |    | 0                                  |    |    | BYPAS<br>S_SYN<br>C | _  | BRG_<br>MODE        |
| 1     | r       | 1      | r                      |      | r  | r                      | r                   |    | 1  | r                                  |    | 1  | rw                  | rw | rw                  |



| Field           | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|-----------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| BRG_MODE        | 0    | rw   | Defines the operation mode for the AEI bridge Reset value depends on the hardware configuration chosen by silicon vendor. BRG_MODE shall not be written with 0.  0 <sub>B</sub> AEI bridge operates in sync_bridge mode  1 <sub>B</sub> AEI bridge operates in async_bridge mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| MSK_WR_RSP      | 1    | rw   | Mask write response With active write buffer MSK_WR_RSP=1, execution of actions can be delayed due to previous inserted write actions in the transaction buffer which wait to be serviced. This can lead to the fact that an access on the bus to a different peripheral than the GTM might be executed earlier in time than the write access buffered in the GTM. Applications must be setup up with this in mind otherwise unexpected operation can happen.  OB Do not mask the write response. Depending on the selected address the latency for execution can vary due to GTM internal arbitration. After this time the status of the access will be signaled by the signal AEI_STATUS to the bus interface.  1B Mask write response. The write buffer of the bridge is activated, the actual access will be stored to the write buffer, and without latency on the bus interface; the acceptance of the access is signaled.  AEI_STATUS=0b00 will be signaled. In case of a full write buffer, the actual access will be postponed until the next write buffer entry becomes free.  Note: The status of the executed write accesses can be observed by using the notify bits AEI_USP_ADDR ,AEI_IM_ADDR, AEI_USP_BE in the register GTM_IRQ_NOTIFY. |  |  |  |  |  |  |  |
| BYPASS_SYNC     | 2    | rw   | Bypass synchronizer flipflops  Function only available with BRG_MODE=1  O <sub>B</sub> Synchronizer flip-flops in use, latency increase due to synchronization (aei_clk -> aei_sys_clk and back aei_sys_clk -> aei_clk). This setting must be used if aei_clk and aei_sys_clk operate fully asynchronous by independent clock sources.  1 <sub>B</sub> Synchronizer flip-flops are bypassed. No additional latency due to synchronization. This setting can be used if aei_clk and aei_sys_clk are generated by clock gating or clock division out of a common clock source. Clock edges on aei_clk and aei_sys_clk generated out of the same clock edge of the common clock source must have zero skew.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| MODE_UP_PG<br>R | 8    | r    | Mode update in progress  0 <sub>B</sub> No update in progress  1 <sub>B</sub> Update in progress                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| BUFF_OVL        | 9    | r    | Buffer overflow register  A buffer overflow can occur while multiple aborts are issued by the external bus or a pipelined instruction is started while FBC = 0 (see GTM_BRIDGE_PTR1 register).  O <sub>B</sub> No buffer overflow occurred  1 <sub>B</sub> Buffer overflow occurred                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |



| Field              | Bits                              | Туре | Description                                                                                                                                                                                                                                                                                                                |
|--------------------|-----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNC_INPUT_<br>REG | 12                                | r    | Additional pipelined stage in synchronous bridge mode Reset value depends on the hardware configuration chosen by silicon vendor.  O <sub>B</sub> No additional pipelined stage implemented  1 <sub>B</sub> Additional pipelined stage implemented. All accesses in synchronous mode will be increased by one clock cycle. |
| BRG_RST            | 16                                | rw   | Bridge software reset This bit is cleared automatically after write.  0 <sub>B</sub> No bridge reset request 1 <sub>B</sub> Bridge reset request                                                                                                                                                                           |
| BUFF_DPT           | 31:24                             | r    | Buffer depth of AEI bridge Signals the buffer depth of the GTM AEI bridge implementation. Reset value depends on the hardware configuration chosen by silicon vendor.                                                                                                                                                      |
| 0                  | 7:3,<br>11:10,<br>15:13,<br>23:17 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                           |

#### 28.4.9.11 Register GTM\_BRIDGE\_PTR1

#### **GTM AEI Bridge Pointer 1 Register**

Note: This register operates on the AEI\_CLK domain.

Note: This register holds diagnosis information about the AEI bus bridge. Each access to the GTM\_IP will update the defined pointer bit fields. Depending on the mode of GTM\_MODE\_BRIDGE (BRG\_MODE, MSK\_WR\_RESP), the AEI protocol and operating frequency which is use, the 4 pointer bit fields will change at different clock cycles relative to the start of the transaction. This leads to the fact that reading the register can show values not equal to the defined Initial Value, even directly after a write to GTM\_BRIDGE\_MODE with BRG\_RST=1 was done.

#### **BRIDGE PTR1 GTM AEI Bridge Pointer 1 Register** $(000034_{H})$ Application Reset Value: 0020 0000 H 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 RSP\_TRAN\_RDY **FBC** ABT\_TRAN\_PGR 15 14 10 9 5 0 13 12 11 7 6 4 2 1 ABT\_T RAN\_P FIRST\_RSP\_PTR NEW\_TRAN\_PTR TRAN\_IN\_PGR GR

| Field      | Bits | Туре | Description                                              |
|------------|------|------|----------------------------------------------------------|
| NEW_TRAN_P | 4:0  | r    | New transaction pointer                                  |
| TR         |      |      | Signals the actual value of the new transaction pointer. |



| Field             | Bits  | Туре | Description                                                                                                                                                                |
|-------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIRST_RSP_P<br>TR | 9:5   | r    | First response pointer Signals the actual value of first response pointer.                                                                                                 |
| TRAN_IN_PGR       | 14:10 | r    | Transaction in progress pointer (acquire) Transaction in progress pointer.                                                                                                 |
| ABT_TRAN_P<br>GR  | 19:15 | r    | Aborted transaction in progress pointer Aborted transaction in progress pointer.                                                                                           |
| FBC               | 25:20 | r    | Free buffer count Number of free buffer entries. Initial value depends on the hardware configuration chosen by silicon vendor. (see BUFF_DPT in GTM_BRIDGE_MODE register). |
| RSP_TRAN_R<br>DY  | 31:26 | r    | Response transactions ready. Amount of ready response transactions.                                                                                                        |

## 28.4.9.12 Register GTM\_BRIDGE\_PTR2

## **GTM AEI Bridge Pointer 2 Register**

Note: This register operates on the GTM\_CLK domain.

#### BRIDGE\_PTR2

| GTM A | El Brid | ge Poir | iter 2 R | egiste | r  | (000038 <sub>H</sub> ) |    |    |     | Application Reset Value: 0000 0000 <sub>H</sub> |    |     |        |     |    |  |
|-------|---------|---------|----------|--------|----|------------------------|----|----|-----|-------------------------------------------------|----|-----|--------|-----|----|--|
| 31    | 30      | 29      | 28       | 27     | 26 | 25                     | 24 | 23 | 22  | 21                                              | 20 | 19  | 18     | 17  | 16 |  |
|       | 1       | ı       | ı        | ı      | I  | ı                      | •  | D  | ı   | ı                                               | ı  | I   | ı      | ı   | ,  |  |
| r     |         |         |          |        |    |                        |    |    |     |                                                 |    |     |        |     |    |  |
| 15    | 14      | 13      | 12       | 11     | 10 | 9                      | 8  | 7  | 6   | 5                                               | 4  | 3   | 2      | 1   | 0  |  |
| 0     |         |         |          |        |    |                        |    |    |     |                                                 |    | TRA | N_IN_P | GR2 |    |  |
|       |         |         |          |        | r  |                        |    |    | II. |                                                 |    |     | r      |     |    |  |

| Field       | Bits | Туре | Description                                      |
|-------------|------|------|--------------------------------------------------|
| TRAN_IN_PGR | 4:0  | r    | Transaction in progress pointer (aquire2)        |
| 2           |      |      | Transaction in progress pointer 2.               |
| 0           | 31:5 | r    | Reserved Read as zero, shall be written as zero. |
|             |      |      | Read as zero, shall be written as zero.          |



## 28.4.9.13 Register GTM\_MCS\_AEM\_DIS

## **GTM MCS Master Port Disable Register**

#### **o**

| MCS_A<br>GTM M | _    |      | rt Disa | ble Re | gister | BC <sub>H</sub> ) | C <sub>H</sub> ) Application Reset Value: 0000 0000 <sub>H</sub> |       |       |      |       |      |      |      |      |
|----------------|------|------|---------|--------|--------|-------------------|------------------------------------------------------------------|-------|-------|------|-------|------|------|------|------|
| 31             | 30   | 29   | 28      | 27     | 26     | 25                | 24                                                               | 23    | 22    | 21   | 20    | 19   | 18   | 17   | 16   |
|                |      |      |         | 0      |        |                   |                                                                  | DIS_0 | CLS11 | DIS_ | CLS10 | DIS_ | CLS9 | DIS_ | CLS8 |
|                | 1    | 1    | 1       | r      |        | rw                |                                                                  |       | W     | rw   |       | rw   |      | r    | W    |
| 15             | 14   | 13   | 12      | 11     | 10     | 9                 | 8                                                                | 7     | 6     | 5    | 4     | 3    | 2    | 1    | 0    |
| DIS_           | CLS7 | DIS_ | CLS6    | DIS_   | CLS5   | DIS_              | CLS4                                                             | DIS_  | CLS3  | DIS_ | CLS2  | DIS_ | CLS1 | DIS_ | CLS0 |
| r              | W    | r    | W       | r      | W      | r                 | W                                                                | r     | W     | r    | W     | r    | W    | r    | W    |

| Field     | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIS_CLS0  | 1:0   | rw   | Disable MCS AEIM access in cluster 0  Multicore encoding in use (DIS_CLSx(1) defines the state of the signal)  Any read access to a DIS_CLSx bit field will always result in a value 00 or 11 indicating current state. A modification of the state is only performed with the values 01 and 10. Writing the values 00 and 11 is always ignored.  00 <sub>B</sub> State is 0; MCS AEM access in cluster x enabled (ignore write access)  01 <sub>B</sub> Change state to 0  10 <sub>B</sub> State is 1; MCS AEM access in cluster x disabled (ignore write access) |
| DIS_CLS1  | 3:2   | rw   | Disable MCS AEIM access in cluster 1, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS2  | 5:4   | rw   | Disable MCS AEIM access in cluster 2, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS3  | 7:6   | rw   | Disable MCS AEIM access in cluster 3, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS4  | 9:8   | rw   | Disable MCS AEIM access in cluster 4, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS5  | 11:10 | rw   | Disable MCS AEIM access in cluster 5, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS6  | 13:12 | rw   | Disable MCS AEIM access in cluster 6, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS7  | 15:14 | rw   | Disable MCS AEIM access in cluster 7, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS8  | 17:16 | rw   | Disable MCS AEIM access in cluster 8, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS9  | 19:18 | rw   | Disable MCS AEIM access in cluster 9, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DIS_CLS10 | 21:20 | rw   | Disable MCS AEIM access in cluster 10, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DIS_CLS11 | 23:22 | rw   | Disable MCS AEIM access in cluster 11, see bit DIS_CLS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0         | 31:24 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



## 28.4.9.14 Register GTM\_EIRQ\_EN

## **GTM Error Interrupt Enable Register**

| FI | DΩ | ΕN |  |
|----|----|----|--|

| GTM Er |    | terrupt | Enabl | e Regis | ster | (000020 <sub>H</sub> ) |       |                |       | Application Reset Value: 0000 0180 <sub>H</sub> |                                  |                |      |                |       |  |
|--------|----|---------|-------|---------|------|------------------------|-------|----------------|-------|-------------------------------------------------|----------------------------------|----------------|------|----------------|-------|--|
| 31     | 30 | 29      | 28    | 27      | 26   | 25                     | 24    | 23             | 22    | 21                                              | 20                               | 19             | 18   | 17             | 16    |  |
|        |    |         |       |         |      |                        |       | 0              |       |                                                 |                                  |                |      |                |       |  |
|        | r  |         |       |         |      |                        |       |                |       |                                                 |                                  |                |      |                |       |  |
| 15     | 14 | 13      | 12    | 11      | 10   | 9                      | 8     | 7              | 6     | 5                                               | 4                                | 3              | 2    | 1              | 0     |  |
|        | ı  | 1       | 0     | 1       | 1    | 1                      | ER_ER | N_ERR<br>_EIRQ | USP_B | IM_AD<br>DR_EI                                  | AEIM_<br>USP_A<br>DDR_E<br>IRQ_E | SP_BE<br>_EIRQ | M_AD | SP_AD<br>DR_EI | O_XPT |  |
|        |    | •       | r     |         |      |                        | rw    | rw             | rw    | rw                                              | rw                               | rw             | rw   | rw             | rw    |  |

| Field       | Bits | Туре | Description                                                                  |  |  |  |  |  |  |  |  |
|-------------|------|------|------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| AEI_TO_XPT_ | 0    | rw   | AEI_TO_XPT_EIRQ error interrupt enable                                       |  |  |  |  |  |  |  |  |
| EIRQ_EN     |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |
| AEI_USP_ADD | 1    | rw   | AEI_USP_ADDR_EIRQ error interrupt enable                                     |  |  |  |  |  |  |  |  |
| R_EIRQ_EN   |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |
| AEI_IM_ADDR | 2    | rw   | AEI_IM_ADDR_EIRQ error interrupt enable                                      |  |  |  |  |  |  |  |  |
| _EIRQ_EN    |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |
| AEI_USP_BE_ | 3    | rw   | AEI_USP_BE_EIRQ error interrupt enable                                       |  |  |  |  |  |  |  |  |
| EIRQ_EN     |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |
| AEIM_USP_AD | 4    | rw   | AEIM_USP_ADDR_EIRQ error interrupt enable                                    |  |  |  |  |  |  |  |  |
| DR_EIRQ_EN  |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |
| AEIM_IM_ADD | 5    | rw   | AEIM_IM_ADDR_EIRQ error interrupt enable                                     |  |  |  |  |  |  |  |  |
| R_EIRQ_EN   |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |
| AEIM_USP_BE | 6    | rw   | AEIM_USP_BE_EIRQ error interrupt enable                                      |  |  |  |  |  |  |  |  |
| _EIRQ_EN    |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |
| CLK_EN_ERR_ | 7    | rw   | CLK_EN_ERR_EIRQ interrupt enable                                             |  |  |  |  |  |  |  |  |
| EIRQ_EN     |      |      | Read as zero in case of INT_CLK_EN_GEN = 0b1.                                |  |  |  |  |  |  |  |  |
|             |      |      | 0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM |  |  |  |  |  |  |  |  |
|             |      |      | 1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM      |  |  |  |  |  |  |  |  |



| Field                   | Bits | Туре | Description                                                                                                                                                                                                                                                                      |
|-------------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_PER_ERR<br>_EIRQ_EN | 8    | rw   | CLK_PER_ERR_EIRQ interrupt enable  Read as zero in case of INT_CLK_EN_GEN = 0b1.  Read as zero, shall be written as zero.  0 <sub>B</sub> Disable error interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable error interrupt, interrupt is visible outside GTM |
| 0                       | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                 |

#### 28.4.9.15 Register GTM\_CLS\_CLK\_CFG

#### **GTM Cluster Clock Configuration**

Note: For clusters greater than 4 (only MAX 100 MHz capable), the allowed setting for the CLS\_CLK\_DIV are  $00_B$ 

and 10<sub>B</sub> (clock divider 2). For clusters < 5, 200 MHz is available. In case a device has a single 100 MHz

cluster, the ARU will run with 100 MHz.

Note: Writing a value to a bit field CLS[c]\_CLK\_DIV that is not available in the device, an AEI status  $10_B$  is

returned.

Note: The availability of configuration bits is indicated by value of bit CFG\_CLOCK\_RATE in register

 $CCM[c]_{HW\_CFG}$ . If  $CFG\_CLOCK\_RATE=0$ , only the values  $00_B$  and  $01_B$  are valid for bit fields

 $CLS[c]_{CLK_{DIV}}$ .

#### CLS\_CLK\_CFG

| GTM Cluster Clock Configuration (0000E |       |       |        |        |        |       |        | 30 <sub>H</sub> ) |        | App    | olicatio    | n Rese | et Value | e: 00AA | AAAA   |
|----------------------------------------|-------|-------|--------|--------|--------|-------|--------|-------------------|--------|--------|-------------|--------|----------|---------|--------|
| 31                                     | 30    | 29    | 28     | 27     | 26     | 25    | 24     | 23                | 22     | 21     | 20          | 19     | 18       | 17      | 16     |
|                                        | !     |       |        | ՝<br>) | "      |       |        | CLS11             | _CLK_D | CLS10_ | _<br>_CLK_D | CLS9_  | CLK_DI   | CLS8_   | CLK_DI |
|                                        |       |       |        |        |        |       |        | ı                 | IV     | ľ      | V           | ,      | V        | ,       | V      |
| L                                      |       |       | 1      | r      | 1      |       |        | r                 | w      | r      | W           | r      | W        | r       | W      |
| 15                                     | 14    | 13    | 12     | 11     | 10     | 9     | 8      | 7                 | 6      | 5      | 4           | 3      | 2        | 1       | 0      |
| CLS7_                                  | CLK_D | CLS6_ | CLK_DI | CLS5_  | CLK_DI | CLS4_ | CLK_DI | CLS3_             | CLK_DI | CLS2_0 | CLK_DI      | CLS1_  | CLK_DI   | CLS0_   | CLK_DI |
| ,                                      | V     | ,     | V      | ,      | V      |       | V      | ,                 | V      | '      | <i>'</i>    | ,      | V        | ,       | V      |
| r                                      | W     | r     | W      | r      | W      |       | rw     | r                 | w      | r      | W           | r      | w        | r       | W      |

| Field                     | Bits      | Туре | Description                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|---------------------------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CLSc_CLK_DI<br>V (c=0-11) | 2*c+1:2*c | rw   | Cluster c Clock Divider This bit is only writable if bit field RF_PROT of register GTM_CTRL is cleared.  00 <sub>B</sub> Cluster c is disabled  01 <sub>B</sub> Cluster c is enabled without clock divider  10 <sub>B</sub> Cluster c is enabled with clock divider  11 <sub>B</sub> Reserved, do not use. |  |  |  |  |  |
| 0                         | 31:24     | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                                                                                                                                    |  |  |  |  |  |



## 28.4.9.16 Register GTM\_CFG

## **GTM Configuration Register**

| C | F | G |
|---|---|---|
| • | • | J |

| GTM C    | onfigu | ration | Registe | er |    |    | (0000 | 28 <sub>H</sub> ) |    | Ap | plicati | on Res | et Valu | e: 000 | 0000               |
|----------|--------|--------|---------|----|----|----|-------|-------------------|----|----|---------|--------|---------|--------|--------------------|
| 31       | 30     | 29     | 28      | 27 | 26 | 25 | 24    | 23                | 22 | 21 | 20      | 19     | 18      | 17     | 16                 |
|          | · ·    | 1      | 1       | 1  |    | 1  | 1     | 0                 |    | ı  | 1       | 1      |         | 1      | ı                  |
|          | I      | 1      | 1       | I  | 1  | I  | 1     | r                 | 1  | 1  | I       | I      | 1       |        |                    |
| 15       | 14     | 13     | 12      | 11 | 10 | 9  | 8     | 7                 | 6  | 5  | 4       | 3      | 2       | 1      | 0                  |
|          | ı      | I      | ı       | ı  | ı  | I  | 0     | I                 | ı  | 1  | I       | I      | ı       | I      | SRC_I<br>N_MU<br>X |
| <u>L</u> | 1      | 1      | 1       | 1  | 1  | 1  | r     | 1                 | 1  | 1  | 1       | 1      | 1       | 1      | rw                 |

| Field      | Bits | Туре | Description                                                   |  |  |  |
|------------|------|------|---------------------------------------------------------------|--|--|--|
| SRC_IN_MUX | 0    | rw   | GTM_TIM[i]_AUX_IN input source selection                      |  |  |  |
|            |      |      | See Figure 9 for details.                                     |  |  |  |
|            |      |      | 0 <sub>B</sub> Use for TIM[i] output of TOM[n]                |  |  |  |
|            |      |      | 1 <sub>B</sub> Use for TIM[i] output of TOM[i] (same cluster) |  |  |  |
| 0          | 31:1 | r    | Reserved                                                      |  |  |  |
|            |      |      | Read as zero, shall be written as zero.                       |  |  |  |